# 

### Atomic Layer Deposition of Ferroelectric and Threshold Switching Materials for Next Generation Nonvolatile Memory

Karl Littau, Stephen L. Weeks, Ashish Pal, Vijay Narasimhan, Greg Nowling, Michael Bowes, Sergey V. Barabash, Dipankar Pramanik, and Tony Chiang

#### Who We Are: Trusted Partner For Materials Innovation





Fast<br/>FactsFounded:Intermolecular:IPO:2004HQ in San Jose, CA, USA2011 (NASDAQ:IMI)50,000 sq. ft. High Throughput Materials Experimentation Facility

#### Materials Are at the Core of Innovation in the 21st Century



- Heat Management • Weight J. Lightweight • Space Energy Efficiency • Flexibility • Temperature • Energy Efficiency • Smart Buildings Performance • Power Cost
  - Scaling

- Lightweight
- Energy Efficiency

### **The Materials Innovation Problem**





### **Discovery and Innovation Process**





#### **Mapping Materials Space**

- Search application specific novel materials
- Composition, mechanical, electrical, optical characterization

#### Results

Best candidates for exploration

# the second secon

#### **Deep Understanding of Options**

- Characterization with application specific tests
- Develop and provide empirical models



Best candidates for applications



### Integrated Cluster Platform with ALD and PVD





#### **Platform Highlights**

Intermolecular designed and built an advanced R&D platform for thin film deposition, enabling rapid exploration of complex materials

- Cluster platform to enable in-situ processing
- A-30 ALD (Atomic Layer Deposition) systems enable full-wafer or quadrant-isolated depositions
- P-30 PVD (Physical Vapor Deposition) systems enable gradient or site-isolated depositions



### **PVD Site-Isolated Deposition**



**P-30 PVD** 



Aperture - defines spot size on wafer



300 mm wafer on pedestal - pedestal moves to define spot location







#### Each site is an independent experiment

- Each layer can be deposited by 1 to 4 sputter sources
- Multiple layers can be deposited at one site
- Aperture: defines area where material is deposited; there is no intermixing of areas
- Shutters for Aperture and Target: prevents cross-contamination between layers & targets
- Recipe: includes target cleaning & conditioning before each deposition

### A-30 Quadrant-based ALD Chamber





#### Lid Plate

Showerhead Backing Plate

**Quadrant Showerhead** 

Removable Pedestal Heater (RT-600C) Conductance Ring

Lid Adapter Ring

Heated Chamber Body

- Full wafer processing
- Independently controlled ALD in 4 quadrants of a single substrate
  - Non-contact gas isolation
  - Separate precursor & reactant delivery lines
  - Low vapor solid, liquid, and or DLI precursors
  - Axi-symmetric, segmented flow

#### **Full Wafer**



#### Quadrant-Isolated Thickness Variation



#### Quadrant-Isolated

Composition Variation

| Region | Zr:Hf<br>Cycles | Thickness<br>(A) | %Hf |
|--------|-----------------|------------------|-----|
| Q1     | 5:1             | 83.3             | 22% |
| Q2     | 6:1             | 83.0             | 19% |
| Q3     | 7:1             | 79.4             | 17% |
| Q4     | 8:1             | 80.7             | 15% |



# CombiALD: Model $\rightarrow$ Design $\rightarrow$ Implementation $M_{\text{INTERMOLECULAR}}$











G. Nowling, et al., "Non-contact, Site-addressable ALD for Rapid Development of Advanced Thin Film Stacks", ALD 2016 Ireland (2017)

### **FE Materials**



### **FE Materials: Applications**

### 

#### **1T Capacitor-less DRAM**

Voltage pulse to the gate affects polarity of FE material which determines whether drain current,  $I_D$ , is on ("1" state) or off ("0" state)



J. Muller et al., VLSI Technology 2012

#### **FTJ-based 3D NVM**

Barrier height is modulated by a change in polarization, inducing a current switch



Fujii et. al., Toshiba, 2016 Symposium on VLSI Technology Digest of Technical Papers

#### **Negative Capacitance FET for Logic**

Ferroelectric layer in series with gate dielectric enables negative capacitance resulting in higher subthreshold slope for low power operation







- PVD top and bottom electrodes (optionally ALD).
- 2 Component dielectric (All ALD).
  - Unit films: ZrO<sub>2</sub>, HfO<sub>2</sub>
- Materials characterization.
- Dielectric and ferroelectric polarization response.

# FE HfO<sub>2</sub>/ZrO<sub>2</sub> Nanolaminates



#### Improved FE Response Beyond HfZrO<sub>2</sub> By Modulating Layer Thickness



- Synchrotron XRR study confirms no intermixing over larger length scale
  - 3Å interfacial roughness between  $HfO_2/ZrO_2$
  - Maintained after annealing
  - Less than the lattice parameters for tetragonal and orthorhombic HfO<sub>2</sub>/ZrO<sub>2</sub>





In conjunction with Advanced Light Source at Stanford Linear Accelerator Center. Lead Scientist Apurva Mehta, Trevor Petach, Ryan Davis, Fang Ren

2P<sub>R</sub>=48.2µC/cm<sup>2</sup>

# **IMI Results: Undoped FE HfO**<sub>2</sub>



A. Pal, et al., "Enhancing Ferroelectricity in Dopant-Free Hafnium Oxide", Applied Physics Letters 110, 022903 (2017)

### **IMI Results: Undoped FE HfO**<sub>2</sub>



2V Peak V<sub>Hys</sub>

30

20

40



A. Pal, et al., "Enhancing Ferroelectricity in Dopant-Free Hafnium Oxide", Applied Physics Letters 110, 022903 (2017)

# **IMI Results: Undoped FE HfO<sub>2</sub>**



In situ XRD annealing study at SLAC reveals initial nucleation into tetragonal/orthorhombic phase followed by phase inversion to monoclinic phase during slow heating



### **NVM Selectors**



### **NVM Selectors: Sneak Current Elimination**



#### Challenges with Sneak Current Paths for 3D Resistive Memory



Selector devices are critical to eliminating sneak current paths

Selectors needed to address performance, density and reliability requirements

### **Survey of NVM Selector Current Options**



| Туре                         | MIEC            | IMT              | Tunnel barrier  | FAST             | OTS              | Binary OTS      |
|------------------------------|-----------------|------------------|-----------------|------------------|------------------|-----------------|
| Material                     | Cu-based        | NbO x            | TaO /TiO /TaO   | Unknown          | AsTeGeSiN        | SiTe            |
| Source                       | IBM, 2012       | POSTECH, 2015    | POSTECH, 2014   | Crossbar, 2014   | SAIT, 2012       | POSTECH, 2016   |
| On. J [MA/cm <sup>2</sup> ]  | 0.08 (0.9 V)    | 4                | >10 (2 V)       | 3                | 10               | 10              |
| Off. J [kA/cm <sup>2</sup> ] | 0.004           | 23               | 10              | 0.001            | 2                | 0.01            |
| Selectivity                  | 10 <sup>4</sup> | >10 <sup>2</sup> | 10 <sup>2</sup> | >10 <sup>6</sup> | >10 <sup>3</sup> | 10 <sup>6</sup> |
| SS [mV/dec]                  | 100             | <10              | 200             | <5               | <50              | <1              |
| Delay Time [ns]              | 50              | ?                | 20              | 30               | 20               | 10              |
| Transition [ns]              | 15              | <50              | <20             | 5                | 5                | 2               |
| Process T. [°C]              | ?               | RT               | 300             | 300              | ?                | RT              |

Ref: Chen, et al. Journal of Electroceramics (2017): 1-18. Y. Koo, K. Baek, H. Hwang, In 2016 Symp. VLSI Technol. (2016)

MIEC: Mixed Ionic Electronic Conduction IMT: Insulator Metal Transition FAST: Field Assisted Superlinear Threshold selector OTS: Ovonic Threshold Switch

Choice of selector materials & devices in 3D implementation requires concurrent evaluation for performance, reliability, cost and ease of integration

## **NVM Selector Development**





Successfully screened 1000's of OTS, MSM, MIEC and TMO compositions in 4 year period

### **Selector Materials Characterization**





#### Physical Characterization

- Composition: XRF, XPS, EDX, RBS
- Resistivity: Resmap, R<sub>s</sub> vs T

Voltage

- Crystallinity: XRD, R vs T
- Roughness: AFM



#### Level 1- DC IV Level 2-Pulsed IV Level 3- Endurance **Electrical Characterization Fast Screening Selected Splits** Champion Splits Stack A Stack A Material X Dep & Test Current Density Current Density read Compatible **Test-vehicle** Metal 2 Selector Material Stack B Stack B Fail Material Y Current Density Current Density Nitride 1 Jread Plua Oxide 2 Oxide 1

Voltage

Cycle

### **NVM Selector: 3D XPoint**

#### Die Size 1 mm^2

Intel/Micron 256Gb 64L TLC 3D NAND Samsung 128Gbit 32L TLC V-NAND Samsung 16nm 64Gbit MLC NAND Samsung 86Gbit 32L MLC V-NAND Toshiba/SanDisk A19nm 64Gbit MLC NAND Samsung 256Gb 48L TLC V-NAND Toshiba/SanDisk 15nm 128Gbit MLC NAND Samsung 21nm 64Gbit TLC NAND Toshiba/SanDisk 19nm 64Gbit MLC NAND Intel/Micron 256Gbit 32L MLC 3D NAND Intel/Micron 384Gbit 32L TLC 3D NAND Micron 16nm 128Gbit MLC NAND Intel/Micron 20nm 128Gbit MLC NAND Intel/Micron 128Gb 3D XPoint



#### Size and density most similar to planar NAND

Critical litho for each layer may be cost disadvantaged vs. 3D NAND type flow with increasing layer counts



#### **Bit Density**

Density in Gbit/mm^2 - Higher Is Better

Intel/Micron 256Gb 64L TLC 3D NAND Samsung 256Gb 48L TLC V-NAND Intel/Micron 384Gbit 32L TLC 3D NAND Samsung 128Gbit 32L TLC V-NAND Intel/Micron 256Gbit 32L MLC 3D NAND Toshiba/SanDisk 15nm 128Gbit MLC NAND Samsung 86Gbit 32L MLC V-NAND Micron 16nm 128Gbit MLC NAND Samsung 16nm 64Gbit MLC NAND Toshiba/SanDisk A19nm 64Gbit MLC NAND Intel/Micron 20nm 128Gbit MLC NAND Intel/Micron 128Gb 3D XPoint Samsung 21nm 64Gbit TLC NAND Toshiba/SanDisk 19nm 64Gbit MLC NAND





### **3D Vertical NVM – Conformal Selectors:**



Y. Deng, et al, IEEE Int. Electron Devices Meet. (2013), p. 25.7.1-25.7.4.

□ Compared to 3D X-point, the # of critical masks relatively 3D Cross-pe of critical mash independent of the # of stacks. □ Compared to VNAND, Vertical ReRAM ~ smaller cell area and ~ shorter stack height. #of memory stacks **V-RRAM V-NAND** Poly Switching material channel Electrode (direct tunneling CTF stack limited > 5 nm) WL Short ch. effect •WL leakage Vertical coupling Charge spreading WL J.D. Choi, Samsung, 2011 VLSI, p. 178. SAMSUNG 9 / 33 FLECTRONICS

INTERMOLECULAR

#### Need a conformal selector or self regulating cell (perhaps difficult to realize)

# ALD Chalcogenides (ChG)



#### Key challenges

- Chalcogenides are used in advanced NVM applications
- 3D Vertical NVM architecture requires highly conformal deposition processes (e.g. ALD)
- Layered binaries require uniform composition and interface control
- ALD chalcogenide chemistry is complex and not well understood (i.e. not as simple as reactions with O<sub>3</sub> or NH<sub>3</sub>)
- Elemental ALD is desirable to adjust stoichiometry of base system as memory/selector behavior is composition dependent
- Simplest chemistry is desired which also achieves performance requirements (e.g. stoichiometry, step coverage, thermal stability, electrical performance)

A-30 300mm ALD chamber with in-situ spectroscopic ellipsometry



In-situ ALD Te growth monitoring on SiO2



### **ALD Chalcogenide Selector Screening**



Select Promising Compositions (Leverage PVD Data/Modelling)



#### Screen ligands/Develop ALD Unit Processes





**Nanolaminates** 



RMOLECULAR

Electrical



**Electrical Response** Feedback to Refine

## ALD Chalcogenide (ChG) Approach

Example ALD ChG rxn pathways from literature to form binaries:



Example elemental ALD ChG under investigation at Intermolecular:



 $(R_3Si)_2Te(g)$  + reactant screening





### ALD Chalcogenide Selector Initial Results

Current (A)









- Elemental ALD Chalcogenide
- Deposition rate ~1 Å/cycle
- 250nm, 24:1 AR trench structures





- ALD Chalcogenide Selector; elemental ALD to adjust composition of compound
- Conventional TiN Electrodes
- Pulse-mode electrical test (pulse width = 100 ns) shows clear, repeatable selector operation on 350 nm CD devices with forming event visible during first cycle
- Selector threshold voltage between 1.4-1.6V

### ALD Chalcogenide Selector Initial Results









- Elemental ALD Chalcogenide
- Deposition rate ~1 Å/cycle
- 250nm, 24:1 AR trench structures





#### Voltage (V)

- ALD Chalcogenide Selector; elemental ALD to adjust composition of compound
- Conventional TiN Electrodes
- Pulse-mode electrical test (pulse width = 100 ns) shows clear, repeatable selector operation on 350 nm CD devices with forming event visible during first cycle
- Selector threshold voltage between 1.4-1.6V





- Thin film HfO<sub>2</sub> based ferroelectric materials can enable advanced NVM and logic devices
- FE performance can be enhanced through stack design, composition tuning, and structure control
- 3D NVM architectures will require series connected non-linear selector elements
- A conformal selector with layer by layer compositional control can open up potential integration schemes and provide additional materials engineering control
- Initial feasibility using ALD Chalcogenide selectors with good conformality and similar electrical performance to PVD demonstrated



### Zr Rich Ferroelectric -> "Antiferroelectric Like" Transition

#### Bottom Electrode can be used to tune $FE \rightarrow AFE$ transition composition after field cycling



• Bottom electrode choice can enable ferroelectric response in more Zr rich solid solutions after "wake-up"

S. Weeks, et al., "Engineering of Ferroelectric HFO<sub>2</sub>/ZrO<sub>2</sub> Nanolaminates", ACS Applied Materials & Interfaces (2017, submitted)

# **DFT Study of FE Switching Mechanism**

![](_page_31_Picture_1.jpeg)

• Several pathways exist with same low activation energy  $E_a$ , corresponding to different  $P_r$  values

![](_page_31_Figure_3.jpeg)

- P<sub>r</sub>, E<sub>c</sub> values likely sensitive to domain wall energetics/kinetics that would select one of the pathways
  - Strain, dopants, and/or deposition conditions may be potential knobs
- Preliminary calculations suggest that strain indeed strongly affects the preferred pathway => controls P<sub>r</sub>, E<sub>c</sub>

|                          |                         | ھی۔ -ھیں۔ - بھی<br>میں - بھی - بھی |                      | ;;; <b>;</b> -;;;;<br>;; <b>;</b> ;-;;;;;;;;;;;;;;;;;;;;; |                      |  |  |
|--------------------------|-------------------------|------------------------------------|----------------------|-----------------------------------------------------------|----------------------|--|--|
| unstrained P             | 0.61C/m <sup>2</sup>    | 0.55C/m <sup>2</sup>               | 0.55C/m <sup>2</sup> | 0 C/m <sup>2</sup>                                        | 0.61C/m <sup>2</sup> |  |  |
| unstrained               | 0.18                    | 0.19                               | 0.07                 | 0.19                                                      | 0.3                  |  |  |
| tensile 5% ⊥ P           | o-FE structure unstable |                                    |                      |                                                           |                      |  |  |
| compressive 5% $\perp$ P | 0.17                    | 0.06                               | 0.07                 | 0.06                                                      | 0.4                  |  |  |
| tensile 5%    P          | 0.2                     | 0.08                               | 0.11                 | 0.19                                                      | 0.19                 |  |  |
| compressive 5%    P      | 0.2                     | 0.12                               | 0.12                 | 0.12                                                      | 0.5                  |  |  |

Activation energies (in eV/f.u.) for different switching pathways as indicated. Results in the presence of strain are preliminary (sparse NEB meshes).

S. Barabash, et al., "Ferroelectric Switching Pathways and Energetics in (Hf,Zr)O<sub>2</sub>,"ECS PRIME 2016, D02-1481

### **Selector Examples**

![](_page_32_Picture_1.jpeg)

![](_page_32_Figure_2.jpeg)

□ Memory selector elements based on different material systems and physical mechanisms